Logic device/transceiver/encoder
The NB3F8L3005C is a 2:1:5 clock/data fanout buffer, supported on one 3.3 V / 2.5 V core VDD and two 3.3 V / 2.5 V / 1.8 V / 1.5 V VDDOx flexible power supplies (less than or equal to VDD) run. A mux must be selected between a crystal input or a differential/SE clock/data input. Differential inputs accept LVPECL, LVDS, HCSL, or SSTL and single-ended levels. According to Table 3, the MUX control line SEL will select CLK/CLK or crystal input pin. When the clock input is selected, the crystal input is disabled. According to Table 4, if the output enable pin OE is low, the synchronization is forced to a high impedance state (Hi?Z). Outputs include five single-ended LVCMOS outputs.
説明
The LCX652 contains a bus transceiver circuit with D-type flip-flops, and the control circuit is configured to provide multiplexed data transfers directly from the input bus or from internal registers. Data on the A or B bus is clocked into the registers as the appropriate clock pin goes to a high logic level. Output enable pins (OEAB, OEBA#) are provided to control transceiver functions. The LCX652 is designed for low voltage (2.5V or 3.3V) V
説明
RENESAS (Renesas)/IDT
メーカー
RENESAS (Renesas)/IDT
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
8-Channel, 1.65V to 3.6V Inverter with 3-State Output 20-SO -40 to 125
説明
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー