Logic device/transceiver/encoder
The LVX273 features eight edge-triggered D-type flip-flops with separate D inputs and Q outputs. The Common Buffered Clock (CP) and Master Reset (MR#) input load and reset (clear) all trigger simultaneously. The registers are fully edge triggered. The state of each D input, one setup time, before the low-to-high clock transition is transferred to the Q output of the corresponding flip-flop. All outputs are forced low by a low voltage level on MR#, regardless of the clock or data input. The device is suitable for applications requiring only true outputs with clock and master reset common to all storage elements. The input withstand voltage is up to 7V, and it supports the interface from 5V system to 3V system.
説明
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
Six positive-edge-triggered D-type flip-flops with clear 16-SO 0 to 70
説明
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
Octal Edge-Triggered D-Type Flip-Flops with 3-State Outputs 20-TVSOP -40 to 85
説明
TI (Texas Instruments)
メーカー
TI (Texas Instruments)
メーカー
DIODES (US and Taiwan)
メーカー
TI (Texas Instruments)
メーカー
6-Channel, 4.5-V to 5.5-V Inverter 14-PDIP -40 to 85 with TTL Compatible CMOS Inputs
説明
TI (Texas Instruments)
メーカー
Single 2V to 5.5V Inverter 5-SC70 -40 to 85
説明
TI (Texas Instruments)
メーカー
8-Channel, 4.5V to 5.5V Bipolar Inverter 14-SOIC 0 to 70 with Open Collector Outputs
説明